2022-01-05 19:10:18 +03:00
|
|
|
#include "furi_hal_interrupt.h"
|
2022-03-30 18:23:40 +03:00
|
|
|
#include "furi_hal_delay.h"
|
2021-09-10 05:19:02 +03:00
|
|
|
|
|
|
|
#include <furi.h>
|
2022-03-25 13:33:01 +03:00
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
#include <stm32wbxx.h>
|
2021-09-10 05:19:02 +03:00
|
|
|
#include <stm32wbxx_ll_tim.h>
|
2022-03-30 18:23:40 +03:00
|
|
|
#include <stm32wbxx_ll_rcc.h>
|
2021-09-10 05:19:02 +03:00
|
|
|
|
2021-11-12 16:04:35 +03:00
|
|
|
#define TAG "FuriHalInterrupt"
|
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
#define FURI_HAL_INTERRUPT_DEFAULT_PRIORITY 5
|
|
|
|
|
|
|
|
typedef struct {
|
|
|
|
FuriHalInterruptISR isr;
|
|
|
|
void* context;
|
|
|
|
} FuriHalInterruptISRPair;
|
|
|
|
|
|
|
|
FuriHalInterruptISRPair furi_hal_interrupt_isr[FuriHalInterruptIdMax] = {0};
|
|
|
|
|
|
|
|
const IRQn_Type furi_hal_interrupt_irqn[FuriHalInterruptIdMax] = {
|
|
|
|
// TIM1, TIM16, TIM17
|
|
|
|
[FuriHalInterruptIdTim1TrgComTim17] = TIM1_TRG_COM_TIM17_IRQn,
|
|
|
|
[FuriHalInterruptIdTim1Cc] = TIM1_CC_IRQn,
|
|
|
|
[FuriHalInterruptIdTim1UpTim16] = TIM1_UP_TIM16_IRQn,
|
|
|
|
|
|
|
|
// TIM2
|
|
|
|
[FuriHalInterruptIdTIM2] = TIM2_IRQn,
|
|
|
|
|
|
|
|
// DMA1
|
|
|
|
[FuriHalInterruptIdDma1Ch1] = DMA1_Channel1_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch2] = DMA1_Channel2_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch3] = DMA1_Channel3_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch4] = DMA1_Channel4_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch5] = DMA1_Channel5_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch6] = DMA1_Channel6_IRQn,
|
|
|
|
[FuriHalInterruptIdDma1Ch7] = DMA1_Channel7_IRQn,
|
|
|
|
|
|
|
|
// DMA2
|
|
|
|
[FuriHalInterruptIdDma2Ch1] = DMA2_Channel1_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch2] = DMA2_Channel2_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch3] = DMA2_Channel3_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch4] = DMA2_Channel4_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch5] = DMA2_Channel5_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch6] = DMA2_Channel6_IRQn,
|
|
|
|
[FuriHalInterruptIdDma2Ch7] = DMA2_Channel7_IRQn,
|
|
|
|
|
|
|
|
// RCC
|
|
|
|
[FuriHalInterruptIdRcc] = RCC_IRQn,
|
|
|
|
|
|
|
|
// COMP
|
|
|
|
[FuriHalInterruptIdCOMP] = COMP_IRQn,
|
|
|
|
|
|
|
|
// HSEM
|
|
|
|
[FuriHalInterruptIdHsem] = HSEM_IRQn,
|
|
|
|
};
|
|
|
|
|
|
|
|
__attribute__((always_inline)) static inline void
|
|
|
|
furi_hal_interrupt_call(FuriHalInterruptId index) {
|
|
|
|
furi_assert(furi_hal_interrupt_isr[index].isr);
|
|
|
|
furi_hal_interrupt_isr[index].isr(furi_hal_interrupt_isr[index].context);
|
|
|
|
}
|
2021-09-10 05:19:02 +03:00
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
__attribute__((always_inline)) static inline void
|
|
|
|
furi_hal_interrupt_enable(FuriHalInterruptId index, uint16_t priority) {
|
|
|
|
NVIC_SetPriority(
|
|
|
|
furi_hal_interrupt_irqn[index],
|
|
|
|
NVIC_EncodePriority(NVIC_GetPriorityGrouping(), priority, 0));
|
|
|
|
NVIC_EnableIRQ(furi_hal_interrupt_irqn[index]);
|
|
|
|
}
|
2021-09-10 05:19:02 +03:00
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
__attribute__((always_inline)) static inline void
|
|
|
|
furi_hal_interrupt_disable(FuriHalInterruptId index) {
|
|
|
|
NVIC_DisableIRQ(furi_hal_interrupt_irqn[index]);
|
|
|
|
}
|
2021-09-10 05:19:02 +03:00
|
|
|
|
|
|
|
void furi_hal_interrupt_init() {
|
2022-01-05 19:10:18 +03:00
|
|
|
NVIC_SetPriority(
|
|
|
|
TAMP_STAMP_LSECSS_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 0, 0));
|
2021-09-10 05:19:02 +03:00
|
|
|
NVIC_EnableIRQ(TAMP_STAMP_LSECSS_IRQn);
|
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
NVIC_SetPriority(PendSV_IRQn, NVIC_EncodePriority(NVIC_GetPriorityGrouping(), 15, 0));
|
|
|
|
|
2021-11-12 16:04:35 +03:00
|
|
|
FURI_LOG_I(TAG, "Init OK");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
void furi_hal_interrupt_set_isr(FuriHalInterruptId index, FuriHalInterruptISR isr, void* context) {
|
|
|
|
furi_hal_interrupt_set_isr_ex(index, FURI_HAL_INTERRUPT_DEFAULT_PRIORITY, isr, context);
|
|
|
|
}
|
|
|
|
|
|
|
|
void furi_hal_interrupt_set_isr_ex(
|
|
|
|
FuriHalInterruptId index,
|
|
|
|
uint16_t priority,
|
|
|
|
FuriHalInterruptISR isr,
|
|
|
|
void* context) {
|
|
|
|
furi_assert(index < FuriHalInterruptIdMax);
|
|
|
|
furi_assert(priority < 15);
|
|
|
|
furi_assert(furi_hal_interrupt_irqn[index]);
|
|
|
|
|
|
|
|
if(isr) {
|
|
|
|
// Pre ISR set
|
|
|
|
furi_assert(furi_hal_interrupt_isr[index].isr == NULL);
|
2021-09-10 05:19:02 +03:00
|
|
|
} else {
|
2022-03-29 20:37:23 +03:00
|
|
|
// Pre ISR clear
|
|
|
|
furi_assert(furi_hal_interrupt_isr[index].isr != NULL);
|
|
|
|
furi_hal_interrupt_disable(index);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_isr[index].isr = isr;
|
|
|
|
furi_hal_interrupt_isr[index].context = context;
|
|
|
|
__DMB();
|
|
|
|
|
|
|
|
if(isr) {
|
|
|
|
// Post ISR set
|
|
|
|
furi_hal_interrupt_enable(index, priority);
|
2021-09-10 05:19:02 +03:00
|
|
|
} else {
|
2022-03-29 20:37:23 +03:00
|
|
|
// Post ISR clear
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Timer 2 */
|
|
|
|
void TIM2_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdTIM2);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Timer 1 Update */
|
|
|
|
void TIM1_UP_TIM16_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdTim1UpTim16);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
2022-03-26 01:56:18 +03:00
|
|
|
void TIM1_TRG_COM_TIM17_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdTim1TrgComTim17);
|
2022-03-26 01:56:18 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void TIM1_CC_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdTim1Cc);
|
2022-03-26 01:56:18 +03:00
|
|
|
}
|
|
|
|
|
2021-09-10 05:19:02 +03:00
|
|
|
/* DMA 1 */
|
|
|
|
void DMA1_Channel1_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch1);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel2_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch2);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel3_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch3);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel4_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch4);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel5_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch5);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel6_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch6);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA1_Channel7_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma1Ch7);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
/* DMA 2 */
|
|
|
|
void DMA2_Channel1_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch1);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel2_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch2);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel3_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch3);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel4_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch4);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel5_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch5);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel6_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch6);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DMA2_Channel7_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdDma2Ch7);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
2022-03-29 20:37:23 +03:00
|
|
|
void HSEM_IRQHandler(void) {
|
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdHsem);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void TAMP_STAMP_LSECSS_IRQHandler(void) {
|
2022-01-05 19:10:18 +03:00
|
|
|
if(LL_RCC_IsActiveFlag_LSECSS()) {
|
2021-09-10 05:19:02 +03:00
|
|
|
LL_RCC_ClearFlag_LSECSS();
|
2022-01-05 19:10:18 +03:00
|
|
|
if(!LL_RCC_LSE_IsReady()) {
|
2021-11-12 16:04:35 +03:00
|
|
|
FURI_LOG_E(TAG, "LSE CSS fired: resetting system");
|
2021-09-10 05:19:02 +03:00
|
|
|
NVIC_SystemReset();
|
|
|
|
} else {
|
2021-11-12 16:04:35 +03:00
|
|
|
FURI_LOG_E(TAG, "LSE CSS fired: but LSE is alive");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void RCC_IRQHandler(void) {
|
2022-03-29 20:37:23 +03:00
|
|
|
furi_hal_interrupt_call(FuriHalInterruptIdRcc);
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void NMI_Handler(void) {
|
2022-01-05 19:10:18 +03:00
|
|
|
if(LL_RCC_IsActiveFlag_HSECSS()) {
|
2021-09-10 05:19:02 +03:00
|
|
|
LL_RCC_ClearFlag_HSECSS();
|
2021-11-12 16:04:35 +03:00
|
|
|
FURI_LOG_E(TAG, "HSE CSS fired: resetting system");
|
2021-09-10 05:19:02 +03:00
|
|
|
NVIC_SystemReset();
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void HardFault_Handler(void) {
|
2021-12-31 20:32:49 +03:00
|
|
|
furi_crash("HardFault");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void MemManage_Handler(void) {
|
2021-12-31 20:32:49 +03:00
|
|
|
furi_crash("MemManage");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void BusFault_Handler(void) {
|
2021-12-31 20:32:49 +03:00
|
|
|
furi_crash("BusFault");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void UsageFault_Handler(void) {
|
2021-12-31 20:32:49 +03:00
|
|
|
furi_crash("UsageFault");
|
2021-09-10 05:19:02 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void DebugMon_Handler(void) {
|
|
|
|
}
|
2022-03-29 20:37:23 +03:00
|
|
|
|
|
|
|
#include "usbd_core.h"
|
|
|
|
|
|
|
|
extern usbd_device udev;
|
|
|
|
|
|
|
|
extern void HW_IPCC_Tx_Handler();
|
|
|
|
extern void HW_IPCC_Rx_Handler();
|
|
|
|
|
|
|
|
void SysTick_Handler(void) {
|
2022-03-30 18:23:40 +03:00
|
|
|
furi_hal_tick();
|
2022-03-29 20:37:23 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void USB_LP_IRQHandler(void) {
|
2022-04-13 23:50:25 +03:00
|
|
|
#ifndef FURI_RAM_EXEC
|
2022-03-29 20:37:23 +03:00
|
|
|
usbd_poll(&udev);
|
2022-04-13 23:50:25 +03:00
|
|
|
#endif
|
2022-03-29 20:37:23 +03:00
|
|
|
}
|
|
|
|
|
|
|
|
void IPCC_C1_TX_IRQHandler(void) {
|
|
|
|
HW_IPCC_Tx_Handler();
|
|
|
|
}
|
|
|
|
|
|
|
|
void IPCC_C1_RX_IRQHandler(void) {
|
|
|
|
HW_IPCC_Rx_Handler();
|
2022-04-13 23:50:25 +03:00
|
|
|
}
|